翻訳と辞書
Words near each other
・ Synchronized swimming at the 2015 Pan American Games – Women's duet
・ Synchronized swimming at the 2015 Pan American Games – Women's team
・ Synchronized swimming at the 2016 Summer Olympics
・ Synchronized swimming at the 2016 Summer Olympics – Qualification
・ Synchronized swimming at the Asian Games
・ Synchronized swimming at the Pan American Games
・ Synchronized swimming at the Summer Olympics
・ Synchronizer
・ Synchronizer (algorithm)
・ Synchronizing
・ Synchronizing word
・ Synchronoff
・ Synchronoptic view
・ Synchronous Backplane Interconnect
・ Synchronous CDMA
Synchronous circuit
・ Synchronous condenser
・ Synchronous conferencing
・ Synchronous context-free grammar
・ Synchronous coordinates
・ Synchronous culture
・ Synchronous Data Flow
・ Synchronous Data Link Control
・ Synchronous dynamic random-access memory
・ Synchronous Ethernet
・ Synchronous flowering
・ Synchronous frame
・ Synchronous grid of Continental Europe
・ Synchronous idle
・ Synchronous learning


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

Synchronous circuit : ウィキペディア英語版
Synchronous circuit

A synchronous circuit is a digital circuit in which the changes in the state of memory elements are synchronized by a clock signal. In a sequential digital logic circuit, data is stored in memory devices called flip-flops or latches. The output of a flip-flop is constant until a pulse is applied to its "clock" input, upon which the input of the flip-flop is latched into its output. In a synchronous logic circuit, an electronic oscillator called the ''clock'' generates a string of pulses, the "clock signal". This clock signal is applied to every storage element, so in an ideal synchronous circuit, every change in the logical levels of its storage components is simultaneous. Ideally, the input to each storage element has reached its final value before the next clock occurs, so the behaviour of the whole circuit can be predicted exactly. Practically, some delay is required for each logical operation, resulting in a maximum speed at which each synchronous system can run.
To make these circuits work correctly, a great deal of care is needed in the design of the Clock Distribution Networks. Static timing analysis is often used to determine the maximum safe operating speed.
Nearly all digital circuits, and in particular nearly all CPUs, are fully synchronous circuits with a global clock.
Exceptions are often compared to fully synchronous circuits.
Exceptions include self-synchronous circuits,〔
Asada and Ikeda Laboratories.
("Self-synchronous Circuit" ).
"Self Synchronous FPGA".
2009.
〕〔
("self synchronous configurable logic blocks" ).
〕〔
Devlin, Benjamin; Ikeda, Makoto; Asada, Kunihiro.
("Energy Minimum Operation with Self Synchronous Gate-Level Autonomous Power Gating and Voltage Scaling" ).
2012.
〕〔
Devlin, B. ; Ueki, H. ; Mori, S. ; Miyauchi, S. ; Ikeda, M. ; Asada, K.
("Performance and side-channel attack analysis of a self synchronous montgomery multiplier processing element for RSA in 40nm CMOS" ).
2012.

globally asynchronous locally synchronous circuits,
and fully asynchronous circuits.
==See also==

* Synchronous network
* Asynchronous circuit
* Moore machine
* Mealy machine
* Finite state machine
* Sequential logic

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「Synchronous circuit」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.